TUTCRIS - Tampereen teknillinen yliopisto


Processor core for 32 kbit/s G.726 ADPCM codecs



Otsikko1995 IEEE International Symposium on Circuits and Systems. ISCAS '95
ISBN (painettu)0-7803-2570-2
DOI - pysyväislinkit
TilaJulkaistu - 1995
OKM-julkaisutyyppiA4 Artikkeli konferenssijulkaisussa
TapahtumaProceedings of the 1995 IEEE International Symposium on Circuits and Systems-ISCAS 95. Part 3 (of 3) - Seattle, WA, USA
Kesto: 30 huhtikuuta 19953 toukokuuta 1995


ConferenceProceedings of the 1995 IEEE International Symposium on Circuits and Systems-ISCAS 95. Part 3 (of 3)
KaupunkiSeattle, WA, USA


This paper describes an application specific DSP core designed to be used in a CCITT 32 kbit/s G.726 Adaptive Differential Pulse Code Modulation codec. The instruction set architecture and the programming model of the DSP core were derived from an algorithm profile and complexity analysis and the core was implemented using VHDL and logic synthesis. Architecture design efforts were concentrated on finding the minimum amount of hardware resources which could implement the required functionality within the clock cycle count limit. The result is a Harvard architecture processor core which can be used to implement the 32 kbit/s G.726 ADPCM encoding/decoding functions with very modest external instruction and data memory requirements. In a typical configuration the processor can perform a full encode decode operation for one sample in less than 1100 clock cycles. A gate-level implementation of less than 4000 gates of silicon area was created using logic synthesis for a standard cell technology.